Siddhanta Shrestha

ECE 558 – Intro to VLSI Design, Lab 1 Report

Step 1. Truth table for NAND gate

| INPUT |   | OUTPUT |  |
|-------|---|--------|--|
| S     | В | W      |  |
| 0     | 0 | 1      |  |
| 0     | 1 | 1      |  |
| 1     | 0 | 1      |  |
| 1     | 1 | 0      |  |

Step 2. NAND Gate Transistor-Level Schematic and NAND Gate





Step 3.



Looking at the graph of the two inputs (s,b) and the output (w), it matches up with the truth table from Step 1. When s and b are both 0s, or when one of them is a 0 then w is a 1. But when both s and b are 1 then w is a 0.

Step 4.

| Input Combination      | t <sub>pdf</sub> or t <sub>pdr</sub> | tf or tr  |
|------------------------|--------------------------------------|-----------|
| 11 -> 01; w -> 1 to 0  | 7.4966 ps                            | 11.133 ps |
| 11 -> 10; w -> 1 to 0  | 10.798 ps                            | 13.884 ps |
| 01 -> 11; w -> 0 to 1  | 7.1958 ps                            | 11.373 ps |
| 10 -> 11 ; w -> 0 to 1 | 6.2960 ps                            | 10.084 ps |

rise Worst case for rise Worst case for fall F fall

Step 5.

| Input Combination     | t <sub>pdr or</sub> t <sub>pdf</sub> | $t_{r \text{ or }} t_{f}$ | P <sub>stat or</sub> P <sub>dyn</sub> |
|-----------------------|--------------------------------------|---------------------------|---------------------------------------|
| 11 -> 01; w -> 1 to 0 | 58.392 ps                            | 78.49 ps                  | 737 uWatts                            |
| 01 -> 11; w -> 0 to 1 | 59.431 ps                            | 86.306 ps                 | 718.289 uWatts                        |









The time measurements in step 5 are much bigger thus the rise and fall occur over a longer period compared to the time measurements in step 4. This is because the inverter delays the output signal of the NAND gate. As a result, the rise fall delay occurs over a longer period of time.

Peak power can be calculated by using the equation  $P_{peak} = I_{peak} * V_{DD}$ . Where  $I_{peak}$  is simply the max current from the v supply and can be found by the amplitude of the current. Dynamic power is being consumed in the inverters as they are charging and discharging at the output.

Step 6.

| Input Combination     | t <sub>pdr or</sub> t <sub>pdf</sub> | t <sub>r or</sub> t <sub>f</sub> | P <sub>stat or</sub> P <sub>dyn</sub> |
|-----------------------|--------------------------------------|----------------------------------|---------------------------------------|
| 11 -> 01; w -> 1 to 0 | 13.564 ps                            | 16.044 ps                        | 0.00152 Watts                         |
| 01 -> 11; w -> 0 to 1 | 12.994 ps                            | 17.548 ps                        | 0.00691 Watts                         |



As the transistor increases in size, the delay it takes to charge and discharge increases. Additionally, it also consumes more power therefore the measured values for power in step 6 increased compared to the measured values in step 5 while the delays decreased.

## Step 7.







I realize I have errors that I still need to fix. I do not have time to fix them for this lab but I will fix it afterwards.